

# JWH5085

### 16V/12A

Sync. Step-Down Converter

Preliminary Specifications Subject to Change without Notice

## DESCRIPTION

The JW<sup>®</sup>H5085 is a monolithic buck switching regulator based on I2 architecture for fast transient response. Operating with an input range JWH5085 2.7V~16V, delivers 12A of of continuous output current with two integrated N-Channel MOSFETs. The internal synchronous power switches provide high efficiency without the use of an external Schottky diode. The operation frequency is set easily to 600 kHz, 800 kHz, or 1000 kHz with the MODE configuration, allowing the JWH5085 frequency to remain constant regardless of the input/output voltages.

JWH5085 guarantees robustness with output short protection, over-voltage protection, thermal protection and under voltage protection.

JWH5085 is available in QFN3 $\times$ 4-21 package, which provide a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

## FEATURES

- 2.7V to 16V operating input range with external 3.3V VCC bias
- 4V to 16V operating input range with internal bias or external 3.3V VCC bias
- 12A output current
- Differential output voltage remote sense
- Programmable accurate current limit level
- ±0.5% reference voltage over 0°C to +70°C
   junction temperature range
- Selectable PFM or FCCM
- Power good indicator
- Programmable soft-start time
- Selectable switching frequency from 600kHz, 800kHz, and 1000kHz
- Output discharge function
- Non-latch OCP, UVP, OVP, UVLO Thermal protection
- Available in QFN3X4-21 package

## APPLICATIONS

- Telecom and Networking Systems
- Server, Cloud-Computing, Storage
- Base Stations
- General Purpose Point-of-Load

# **TYPICAL APPLICATION**



JWH5085 Rev.0.1 2020/04/24

JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development.

## **ORDER INFORMATION**

|                    | PACKAGE   | TOP MARKING <sup>2)</sup> |
|--------------------|-----------|---------------------------|
|                    | OFN2V4 24 | JWH5085                   |
| JWH5085QFNAG#TRPBF | QFN3X4-21 | YWDDDDD                   |

Notes:



## **PIN CONFIGURATION**



# ABSOLUTE MAXIMUM RATING<sup>1)</sup>

| VIN Pin                                                            | 0.3V to 18V                              |
|--------------------------------------------------------------------|------------------------------------------|
| SW Pin0.3V (-5V for                                                | <sup>-</sup> 25ns) to 18V (25V for 25ns) |
| BST Pin                                                            | SW-0.3V to SW+4V                         |
| VCC Pin                                                            | 0.3V to 4V                               |
| All Other Pins                                                     | 0.3V to 4V                               |
| Junction Temperature <sup>2)</sup>                                 | 150°C                                    |
| Lead Temperature                                                   |                                          |
| Storage Temperature                                                | 65 °C to +150 °C                         |
| ESD Susceptibility (Human Body Model)                              | <u>+</u> 2kV                             |
| Charged device model (CDM), per JEDEC specification JESD22- V C101 | ±500V                                    |

# **RECOMMENDED OPERATING CONDITIONS<sup>3)</sup>**

| Input Voltage V <sub>IN</sub>                    | 4V to 16V                                                              |
|--------------------------------------------------|------------------------------------------------------------------------|
| Output Voltage V <sub>OUT</sub>                  | 0.6V to 5.5V                                                           |
| External VCC Bias V <sub>CC_EXT</sub>            | 3.16V to 3.6V                                                          |
| Maximum Output Current I <sub>OUT_MAX</sub>      | 12A                                                                    |
| Maximum Output Current Limit I <sub>OC_MAX</sub> | 16A                                                                    |
| Maximum Peak Indutcor Current Limit IL_Peak      | 18A                                                                    |
| Operation Junction Temperature T <sub>j</sub>    | 40°C to 125°C                                                          |
| THERMAL PERFORMANCE <sup>4)</sup>                | $	heta_{{}_{J\!B}}{}^{{}_{5\!j}} 	heta_{{}_{J\!c\_TOP}}{}^{{}_{5\!j}}$ |

# THERMAL PERFORMANCE<sup>4)</sup>

| QFN3X4-21 | a | 21ºCA     | N   |
|-----------|---|-----------|-----|
|           | J | . 2 1 0/1 | V . |

#### Note:

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JWH5085 include thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.
- 5)  $\theta_{ab}$  Thermal resistance from junction to board around PGND pin soldering point.

 $\theta_{\text{Ac,TOP}}$  Thermal resistance from junction to top of package.

4

٦

# **ELECTRICAL CHARACTERISTICS**

| Item                                 | Symbol                | Conditions                                          | Min. | Тур.  | Max. | Unit             |
|--------------------------------------|-----------------------|-----------------------------------------------------|------|-------|------|------------------|
|                                      | V <sub>IN_HTH</sub>   | $V_{\text{IN}}$ rising, $V_{\text{CC}}\text{=}3.3V$ |      | 2.4   |      | V                |
| VIN Under Voltage Lock-out Threshold | Vin_lth               | V <sub>IN</sub> falling, V <sub>CC</sub> =3.3V      |      | 1.85  |      | V                |
| Shutdown Current                     | Isd                   | EN=0                                                |      | 0.5   |      | μA               |
| Supply Current                       | lq                    | V <sub>EN</sub> =5V, V <sub>FB</sub> =0.7V          |      | 550   |      | μA               |
| Enable Input Rising Threshold        | Ven_hth               |                                                     |      | 1.22  |      | V                |
| Enable Hysteresis                    | Ven_th_hys            |                                                     |      | 200   |      | mV               |
| Foodbook Voltage                     | \/                    | $T_J=0^{\circ}C$ to $70^{\circ}C$                   |      | 600   |      | mV               |
| Feedback Voltage                     | Vref                  | T <sub>J</sub> = -40°C to 125°C                     |      | 600   |      | mV               |
| Top Switch Resistance                | Rds(on)t              |                                                     |      | 13.3  |      | mΩ               |
| Bottom Switch Resistance             | R <sub>DS(ON)B</sub>  |                                                     |      | 4.3   |      | mΩ               |
| Top Switch Leakage Current           | ILEAK_TOP             | V <sub>IN</sub> =16V, V <sub>SW</sub> =0V           |      |       | 10   | μA               |
| Bottom Switch Leakage Current        | I <sub>LEAK_BOT</sub> | V <sub>IN</sub> =16V, V <sub>SW</sub> =16V          |      |       | 10   | μA               |
| Current Limit Threshold              | VLIM                  |                                                     |      | 1.2   |      | V                |
| ICS to IOUT ratio                    | Ics/Iout              | louт≥2A                                             |      | 20    |      | μA/A             |
| Bottom Switch Negative Current Limit | I <sub>LIM_NEG</sub>  |                                                     |      | -13   |      | А                |
| Minimum On Time <sup>6)</sup>        | T <sub>ON_MIN</sub>   |                                                     |      | 50    |      | ns               |
| Minimum Off Time                     | Toff_min              |                                                     |      | 100   |      | ns               |
|                                      |                       | MODE=GND                                            |      | 600   |      | kHz              |
| Switching Frequency <sup>7)</sup>    | Fsw                   | MODE=30.1K                                          |      | 800   |      | kHz              |
|                                      |                       | MODE=60.4K                                          |      | 1000  |      | kHz              |
| Discharge FET Ron                    | RDIS                  |                                                     |      | 80    |      | Ω                |
| Soft-Start Charge Current            | I <sub>SS_CHAR</sub>  | V <sub>SS</sub> =0V                                 |      | 42    |      | μA               |
| Soft-Start Discharge FET Ron         | Rss_dischar           | V <sub>CC</sub> =3V                                 |      | 1.5   |      | kΩ               |
| Soft-Start Time <sup>6)</sup>        | Tss                   | Css=1nF                                             |      | 1     |      | ms               |
| VCC Under-voltage Lockout            | Vсс_нтн               | VCC rising                                          |      | 2.8   |      | V                |
| Threshold                            | V <sub>CC_LTH</sub>   | VCC falling                                         |      | 2.5   |      | V                |
| VCC Regulator                        | Vcc                   |                                                     |      | 3.0   |      | V                |
| VCC Load Regulation                  |                       | I <sub>cc</sub> =25mA                               |      | 0.5   |      | %                |
| -                                    |                       | FB from low to high                                 |      | 92.5% |      | VREF             |
| Power Good High Threshold            | РСнтн                 | FB from high to low                                 |      | 105%  |      | VREF             |
|                                      |                       | FB from low to high                                 |      | 116%  |      | VREF             |
| Power Good Low Threshold             | PGLTH                 | FB from high to low                                 |      | 80%   |      | V <sub>REF</sub> |

V<sub>IN</sub>=12V, T<sub>J</sub>=-40°C ~125°C, unless otherwise stated.

JWH5085 Rev.0.1 2020/04/24 JoulWatt® Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

| $V_{IN}$ =12V, $T_{J}$ =-40°C ~125°C, unless otherwise stated. |                       |                                                                        |      |      |      |      |  |
|----------------------------------------------------------------|-----------------------|------------------------------------------------------------------------|------|------|------|------|--|
| ltem                                                           | Symbol                | Conditions                                                             | Min. | Тур. | Max. | Unit |  |
| Power Good Delay Time                                          | PG_dly                | PG from low to high                                                    |      | 0.9  |      | ms   |  |
| Power Good Sink Current                                        | IPG                   | PG=0.5V                                                                | 10   |      |      | mA   |  |
| Power Cood Low Joyel Output Veltage                            | V <sub>OL_100</sub>   | V <sub>IN</sub> =0V, Pull PG up<br>to 3.3V through a<br>100kΩ resistor |      | 650  |      | mV   |  |
| Power Good Low-level Output Voltage                            | Vol_10                | V <sub>IN</sub> =0V, Pull PG up<br>to 3.3V through a<br>10kΩ resistor  |      | 750  |      | mV   |  |
| Output Over-voltage Threshold                                  |                       | V <sub>FB</sub> Rising                                                 |      | 116% |      | VSET |  |
| Output Under-voltage Threshold <sup>6)</sup>                   |                       | V <sub>FB</sub> Falling                                                |      | 80%  |      | VSET |  |
| Thermal Shutdown <sup>6)</sup>                                 | T <sub>TSD</sub>      |                                                                        |      | 160  |      | °C   |  |
| Thermal Shutdown Hysteresis6)                                  | T <sub>TSD_HYST</sub> |                                                                        |      | 30   |      | °C   |  |

#### Note:

6) Guaranteed by design.

7) Guaranteed by design over all temperature range

# **PIN DESCRIPTION**

| Pin    | Name | Description                                                                                                                                                                                                                                                            |
|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | BST  | Connect a 0.1uF capacitor between BST and SW pin to supply current for the top switch driver.                                                                                                                                                                          |
| 2      | AGND | Analog ground pin. Select AGND as the control circuit reference point.                                                                                                                                                                                                 |
| 3      | CS   | Current limit. Connect a resistor to AGND to set the current limit trip point.                                                                                                                                                                                         |
| 4      | MODE | Operation mode selection. Program MODE to select CCM, pulse skip mode, and the operating switching frequency.                                                                                                                                                          |
| 5      | SS   | Soft-start time setting pin. The soft-start time is determined by the capacitance between SS pin and AGND.                                                                                                                                                             |
| 6      | RGND | Differential remote sense negative input. Connect this pin directly to the negative side of the voltage sense point. Short to GND if remote sense is not used.                                                                                                         |
| 7      | FB   | Feedback (Differential remote sense positive input). An external resistor divider from the output to RGND (tapped to FB) sets the output voltage. It is recommended to place the resistor divider as close to FB as possible. Vias should be avoided on the FB traces. |
| 8      | EN   | Enable control pin. Pull this pin high to turn on the regulator. Do not leave this pin floating.                                                                                                                                                                       |
| 9      | PG   | Power good monitor output. Open drain output when the output voltage is within 92.5% to 116% of internal reference voltage.                                                                                                                                            |
| 10, 21 | VIN  | Input voltage pin. VIN supplies power to the IC. Connect a 4V to 16V supply to VIN and bypass VIN to GND with a suitably large capacitor to eliminate noise on the input to the IC.                                                                                    |
| 11-18  | GND  | Power ground pin                                                                                                                                                                                                                                                       |
| 19     | VCC  | Internal 3V LDO Output. Power supply for internal analog circuits and driving circuit. Decouple this pin to ground with a minimum 1uF ceramic capacitor.                                                                                                               |
| 20     | SW   | SW is the switching node that supplies power to the output. Connect the output LC filter from SW to the output load.                                                                                                                                                   |

# **BLOCK DIAGRAM**



JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. Joulwatt reserves the right to change this product without notice.

## FUNCTIONAL DESCRIPTION

JWH5085 is a synchronous step-down regulator based on I2 control architecture. It regulates input voltages from 2.7V to 16V down to as low as 0.6V output voltage, and is capable of supplying up to 12A of load current.

#### **Power Switch**

N-Channel MOSFET switches are integrated on the JWH5085 to down convert the input voltage to the regulated output voltage. Since the top MOSFET needs a gate voltage greater than the input voltage, a boost capacitor connected between BST and SW pins is required to drive the gate of the top switch. The boost capacitor is charged by the internal/external 3V rail when SW is low.

#### **CCM** Operation

Continuous conduction mode (CCM) occurs when the output current is high, and the inductor current is always above zero amps. The JWH5085 can also be configured to operate in forced CCM operation when the output current is low (See *Mode Selection* section for details). In CCM operation, the switching frequency is fairly constant; hence the output ripple keeps almost the same throughout the whole load range.

#### **PFM Operation**

At light load condition, the JWH5085 can be configured to work in PFM mode to optimize the efficiency. When the load decreases, the inductor current will decrease as well. Once the inductor current reaches zero, the part transitions from CCM to PFM mode if the JWH5085 is configured so (see **Mode Selection** section for details). In PFM mode operation, the high side MOSFET is turned off by the peak current reference and the low side MOSFET turns on until the inductor current reaches zero. At this time, the output voltage is still higher than the target value which causes the internal COMP voltage lower than a clamp value, and the high side MOSFET is not allowed to turn on until the COMP voltage rises above its clamp voltage.

At light load condition, the high side MOSFET is not turned on as frequently in PFM mode as it is in forced CCM. As a result, the efficiency in pulse skip mode is improved greatly, comparing with that in forced CCM operation.

As the output current increases from the light load condition, the time period within which the current modulator regulates becomes shorter. The high side MOSFET is turned on more frequently. Hence, the switching frequency increases accordingly. The output current reaches the critical level when the current modulator time is zero. The critical level of the output current is determined with the following equation:

$$I_{OUT} := \frac{(V_{IN} - V_{OUT}) \cdot V_{OUT}}{2 \cdot L \cdot f_{SW} \cdot V_{IN}}$$

The part enters PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range.

#### Mode Selection

The JWH5085 provides both forced CCM operation and PFM mode operation in a light-load condition. The JWH5085 has three options for switching frequency selection.

Selecting the operation mode under light load condition and the switching frequency is done

by choosing the resistance value of the resistor connected between MODE and AGND or VCC (See Table 1).

| MODE         | Light-load | Switching |  |  |  |
|--------------|------------|-----------|--|--|--|
| WODE         | Mode       | Frequency |  |  |  |
| VCC          | PFM        | 600kHz    |  |  |  |
| 243kΩ(±20%)  | PFM        | 800kHz    |  |  |  |
| to GND       | FTIVI      |           |  |  |  |
| 121kΩ(±20%)  | PFM        | 1000kHz   |  |  |  |
| to GND       | FTIVI      |           |  |  |  |
| GND          | FCCM       | 600kHz    |  |  |  |
| 30.1kΩ(±20%) | FCCM       | 800kHz    |  |  |  |
| to GND       | T COM      | OUOKITZ   |  |  |  |
| 60.4kΩ(±20%) | FCCM       | 1000kHz   |  |  |  |
| to GND       | FCCM       | TUUUKHZ   |  |  |  |

| Table 1 | M | ODE se | election |
|---------|---|--------|----------|

#### Shut-Down Mode

The JWH5085 shuts down when voltage at EN pin is below 0.3V. The entire regulator is off and the supply current consumed by the JWH5085 drops below 5uA.

#### **VIN Under-Voltage Protection**

In addition to the enable function, the JWH5085 provides an Under Voltage Lock-out (UVLO) function that monitors the input voltage. To prevent operation without fully-enhanced internal MOSFET switches, this function inhibits switching when input voltage drops below the UVLO-falling threshold. The IC resumes switching when input voltage exceeds the UVLO-rising threshold.

# Enable and Adjustable UVLO Protection

The JWH5085 is enabled when the VIN pin voltage rises above 2.4V and the EN pin voltage exceeds the enable threshold of 1.22V. The JWH5085 is disabled when the VIN pin voltage

falls below 1.85V or when the EN pin voltage is below 1.02V. Do not leave this pin floating.

If an application requires a higher VIN under-voltage lockout (UVLO) threshold, use a resistive divider connected between VIN and ground with the central tap connected to EN to adjust the input voltage UVLO. (Shown in Figure 1). So that when VIN rises to the pre-set value, EN rises above 1.22V to enable the device and when VIN drops below the pre-set value, EN drops below 1.02V to trigger input under voltage lockout protection.



Fig. 1 Adjustable UVLO

The input voltage UVLO threshold ( $V_{UVLO}$ ) and hysteresis ( $V_{UVLO_HYS}$ ) can be calculated by the following equation.

$$V_{UVLO} := \frac{R_{UVLO\_upper} + R_{UVLO\_lower}}{R_{UVLO\_lower}} \cdot V_{EN\_TH}$$
$$V_{UVLO\_HYS} := \frac{R_{UVLO\_upper} + R_{UVLO\_lower}}{R_{UVLO\_lower}} \cdot V_{EN\_HYS}$$

#### where

 $V_{EN_TH}$  is enable shutdown threshold (1.22V typ.);

 $V_{EN_{HYS}}$  is enable shutdown hysteresis (200mV typ.).

#### Soft Start

Soft-start is designed in JWH5085 to prevent the converter output voltage from overshooting during startup and short-circuit recovery. An internal current source ( $I_{SS}$ ) of 42uA is designed to charge the external soft-start capacitor ( $C_{SS}$ ) and generates a soft-start (SS) voltage ramping

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

# JWH5085

up from 0V to 1.5V. When it is less than internal reference voltage ( $V_{REF}$ , typ. 0.6V), SS voltage overrides  $V_{REF}$  and the error amplifier uses SS voltage as the reference. When SS exceeds  $V_{REF}$ ,  $V_{REF}$ ,  $V_{REF}$  regains control.

The soft start time (10% to 90%)  $T_{\rm SS}$  can be calculated by the following equation.

$$T_{SS}(ms) := \frac{C_{SS}(nF) \cdot V_{REF}(V) \cdot 0.8}{I_{SS}(\mu A)}$$

where  $C_{SS}$  is the soft-start capacitance connected between SS pin and AGND pin. At power up, the soft start pin is discharged before MOSFETs switching to ensure a proper power up. Also, during normal operation, the JWH5085 will stop switching and the soft-start pin will be discharged, when the VIN UVLO is exceeded, EN pin pulled below 1.02V, or a thermal shutdown event occurs.

# Current Sense and Over-Current Protection (OCP)

The JWH5085 features an on-die current sense and a programmable positive current limit threshold.

The current limit is active when the JWH5085 is enabled. During the low side MOSFET on state, the SW current (inductor current) is sensed and mirrored to CS with the ratio of  $G_{CS}$ . By using a resistor ( $R_{CS}$ ) from CS to AGND, the  $V_{CS}$  voltage is proportional to the SW current cycle-by-cycle. The high side MOSFET is only allowed to turn on when the  $V_{CS}$  voltage is below the internal OCP voltage threshold  $V_{OCP}$  (during the low side MOSFET on state) to limit the SW valley current cycle-by-cycle.

The following equation calculates the current limit threshold setting from  $R_{CS}$ :

| $R_{CS}(\Omega) :=$ |             | V <sub>OCP</sub>                   |                          |
|---------------------|-------------|------------------------------------|--------------------------|
| NCS (22)            |             | $(V_{IN} - V_{OUT}) \cdot V_{OUT}$ | 1 ]                      |
|                     | GCS·[ILIM - | VIN                                | $2 \cdot L \cdot f_{SW}$ |

V<sub>OCP</sub>=1.2V,

 $G_{CS} = 20 \ \mu A/A$ , and

 $I_{\text{LIM}}$  = the desired output current limit.

The OCP HICCUP is active 3ms after the JWH5085 is enabled, Once OCP HICCUP is active, if the JWH5085 detects over-current condition for consecutive 31 cycles, or if the FB drops below under-voltage protection (UVP) threshold, it enters HICCUP mode. In HICCUP mode, the JWH5085 latches off the high side MOSFET immediately, and latches off low side MOSFET after ZCD is detected. Meanwhile, the SS capacitor is also discharged. After about 11ms, the JWH5085 will try to soft start automatically. If the over-current condition still holds after 3ms of running, the JWH5085 this operation cvcle repeats until the over-current condition disappears, and the output voltage rises smoothly back to the regulation level.

### Negative Inductor Current limit

When the low side MOSFET detects a -13A current, the part turns off the low side MOSFET to limit the negative current.

## **Output Sinking Mode (OSM)**

The JWH5085 employs output sinking mode (OSM) to regulate the output voltage to the targeted value. When the FB voltage is higher than 104%\*V<sub>REF</sub> but is below the OVP threshold, it triggers OSM. During OSM operation, the low side MOSFET remains on until it hits the -13A negative current limit. Upon hitting -13A, the low side MOSFET is momentarily turned off and is then turned on again when the negative current reaches to zero. The JWH5085 keeps this operation until the FB drops below 102%\*V<sub>REF</sub>.

#### **Pre-Bias Start-Up**

The JWH5085 has been designed for a

JWH5085 Rev.0.1 2020/04/24

where

# JWH5085

monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the IC disables switching for both the high-side and low-side MOSFETs until the voltage on the SS capacitor exceeds the sensed output voltage at FB. Before SS voltage reaches pre-biased FB level, if the BST voltage (from BST to SW) is lower than 1.8V, the low-side MOSFET is turned on to allow the BST voltage to be charged through VCC. The low-side MOSFET is turned on for very narrow pulses, so the drop in pre-biased level is negligible.

#### **Output Voltage Discharge**

When the JWH5085 is disabled through EN, it enables the output voltage discharge mode. This causes both the high side MOSFET and the low side MOSFET to latch off. A discharge FET connected between SW and PGND is turned on to discharge the output voltage. The typical switch on resistance of this FET is about  $80\Omega$ . Once the FB voltage drops below  $10\%^*$ V<sub>REF</sub>, the discharge FET is turned off.

#### **Output Over-voltage Protection**

The JWH5085 monitors the output voltage by connecting FB to the tap of the output voltage feedback resistor divider to detect an condition. This overvoltage provides auto-recovery OVP mode.

If the FB voltage exceeds 116% of the REF voltage, it enters OVP mode. The high side MOSFET is turned off and PGOOD goes low until the FB voltage drops below 105% of REF voltage. Meanwhile, the low side MOSFET remains on until it hits the low-side negative current limit (NOCP). Once it hits NOCP, the low side MOSFET is turned off and the high side MOSFET is turned on until the negative current reaches to zero. If the FB voltage is still higher than 102% of REF voltage, the low side

MOSFET is then turned on again. The JWH5085 keeps this operation to try to bring down the output voltage. When the FB voltage drops below 102% of the REF voltage, the low side MOSFET is turned off for PFM operation, and keeps turning on for FCCM operation. If FB rises back to more than 116% of the REF voltage, the low side MOSFET turns off again with NOCP until FB drops back below 102% of the REF voltage.

#### Power Good

The JWH5085 has power-good (PG) output. The PG pin is the open drain of a MOSFET. Connect to VCC or another voltage source through a resistor. After applying the input voltage, the MOSFET turns on, so PG is pulled to GND before SS is ready. After the FB voltage reaches 92.5% of the REF voltage, PG is pulled high after a 0.9ms delay.

When the FB voltage drops to 80% of the REF voltage, PG is pulled low within 1us deglitch time. When the FB voltage rises above 92.5% of the REF voltage, PG is pulled high again after a 0.9ms delay time.

When the FB voltage exceeds 116% of the REF voltage, PG is pulled low within 1us deglitch time. When the FB voltage drops to 105% of the REF voltage, PG is pulled high again with 0.9ms deglitch time.

Once EN UVLO or OTP is triggered, PG is pulled low within 1us deglitch time even FB voltage is still in threshold range.

If the input supply fails to power the JWH5085, PG is clamped low even though PG is tied to an external DC source through a pull-up resistor. The relationship between the PG voltage and the pull-up current is shown in Figure 2 below:



Fig. 2 Power Good clamped voltage vs. pull-up current

#### **Thermal Protection**

When the temperature of the JWH5085 rises above 160°C, it is forced into thermal shut-down.

Only when core temperature drops below 130°C can the regulator becomes active again.

# PACKAGE OUTLINE



JWH5085 Rev.0.1 2020/04/24

#### JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

## **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2020 JWH5085 Incorporated.

All rights are reserved by Joulwatt Technology Inc.

JWH5085 Rev.0.1 2020/04/24 JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. Joulwatt reserves the right to change this product without notice.