

# JWH5125

65V/5A Asynchronous Step-Down Converter

Preliminary Specifications Subject to Change without Notice

### DESCRIPTION

The JW<sup>®</sup>H5125 is a current mode monolithic buck switching regulator. Operating with an input range of 4.7V~65V, the JWH5125 delivers 5A of continuous output current with an integrated high side N-Channel MOSFET. At light loads, the regulator operates in low frequency to maintain high efficiency. Current mode control provides tight load transient response and cycle-by-cycle current limit.

The JWH5125 guarantees robustness with short-circuit protection, thermal protection, current run-away protection, and input under voltage lockout.

The JWH5125 is available in DFN4x4-10 package, which provides a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

### FEATURES

- 4.7V to 65V operating input range 5A output current
- 0.8V±1% internal voltage reference
- Adjustable soft-start
- Adjustable switching frequency
- UV and OV power good indicator
- Adjustable UVLO and hysteresis
- Current run-away protection
- Short circuit protection
- Thermal protection
- Available in DFN4x4-10 package

### APPLICATIONS

- Industrial Automation and Motor Control
- Vehicle Accessories: GPS Entertainment
- USB Dedicated Charging Ports and Battery Chargers
- 12-V, 24-V and 48-V Industrial, Automotive and Communications Power Systems

### **TYPICAL APPLICATION**



JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. Joulwatt reserves the right to change this product without notice.

### **ORDER INFORMATION**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DEVICE <sup>1)</sup> | PACKAGE   | TOP MARKING <sup>2)</sup> |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|---------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | JWH5125DFNM#TRPBF    | DFN4x4-10 | JWH5125                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |           | YW                        |  |
| Notes:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |           |                           |  |
| JW# TRPBF   1) Tape and Reel(If" TR" is not shown, it means tube)   Package Code   Part No.   JW DDDD   JW DDDD |                      |           |                           |  |

### **PIN CONFIGURATION**

#### **TOP VIEW**



## ABSOLUTE MAXIMUM RATING<sup>1)</sup>

| VIN, SW Pin                        | 0.3V to 72V      |
|------------------------------------|------------------|
| EN Pin                             | 0.3V to 8.4V     |
| BST Pin                            | SW-0.3V to SW+6V |
| COMP, SS Pin                       | 0.3V to 3V       |
| All Other Pins                     |                  |
| Junction Temperature <sup>2)</sup> | 150°C            |
| Lead Temperature                   |                  |
| Storage Temperature                | 65⁰C to +150⁰C   |

### **RECOMMENDED OPERATING CONDITIONS<sup>3)</sup>**

| Input Voltage V <sub>IN</sub>     | 4.7 | 4.7V to 65V    |                 |  |
|-----------------------------------|-----|----------------|-----------------|--|
| Output Voltage Vout               |     | 0.8V to Dr     | nax x VIN       |  |
| Operating Junction Temperature    |     | 40°C           | to 125⁰C        |  |
| THERMAL PERFORMANCE <sup>4)</sup> |     | $	heta_{J\!A}$ | $	heta_{_{Jc}}$ |  |
| DFN4x4-10                         |     |                | 3ºC/W           |  |

#### Note:

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JWH5125 includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB

### **ELECTRICAL CHARACTERISTICS**

### $V_{IN} = 12V, T_A = 25 \,^{\circ}C, unless otherwise stated.$

| Item                                                 | Symbol                                   | Condition                                                         | Min. | Тур. | Max. | Units            |
|------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------|------|------|------|------------------|
| V <sub>IN</sub> Under voltage Lockout Threshold      | V <sub>IN_MIN</sub>                      | V <sub>IN</sub> rising                                            |      | 4.4  |      | V                |
| V <sub>IN</sub> Under voltage Lockout Hysteresis     | $V_{\text{IN}\_\text{MIN}\_\text{HYST}}$ |                                                                   |      | 200  |      | mV               |
| Shutdown Supply Current                              | I <sub>SD</sub>                          | V <sub>EN</sub> =0V                                               |      | 4    |      | μA               |
| Supply Current                                       | Ι <sub>Q</sub>                           | V <sub>EN</sub> =5V, V <sub>FB</sub> =1V                          |      | 180  |      | μA               |
| Feedback Voltage                                     | V <sub>FB</sub>                          | 4.7V≤V <sub>VIN</sub> ≤60V,<br>T <sub>J</sub> =-40 °C ~125 °C     |      | 800  |      | mV               |
| Power Switch Resistance                              | R <sub>DS(ON)</sub>                      |                                                                   |      | 97   |      | mΩ               |
| Power Switch Leakage Current                         | I <sub>LEAK</sub>                        | V <sub>IN</sub> =60V, V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =0V |      |      | 6    | uA               |
| Current Limit Threshold                              | I <sub>LIM</sub>                         | T <sub>J</sub> =-40 °C ~125 °C                                    |      | 7.2  |      | А                |
| Error Amplifier Transconductance                     | gм                                       |                                                                   |      | 285  |      | uA/V             |
| Error Amplifier DC Gain <sup>5)</sup>                | Gain                                     |                                                                   |      | 1000 |      | V/V              |
| Error Amplifier Source/Sink                          | I <sub>EA</sub>                          |                                                                   |      | ±37  |      | uA               |
| COMP to SW Current<br>Transconductance <sup>5)</sup> | gcs                                      |                                                                   |      | 18   |      | A/V              |
| Switch Frequency                                     | f <sub>SW</sub>                          | R <sub>RT</sub> =200k                                             |      | 414  |      | kHz              |
| Switch Frequency Range                               |                                          |                                                                   | 100  |      | 2000 | kHz              |
| Minimum On Time <sup>5)</sup>                        | T <sub>ON_MIN</sub>                      |                                                                   |      | 100  |      | ns               |
| Minimum Off Time                                     | T <sub>OFF_MIN</sub>                     | V <sub>FB</sub> =0V                                               |      | 165  |      | ns               |
| Soft-Start Charge Current                            | I <sub>SS</sub>                          |                                                                   |      | 1.8  |      | uA               |
| Deven Or edd avera Threads dd                        | Good Lower Threshold PGD <sub>LTH</sub>  | FB rising                                                         |      | 93%  |      | $V_{REF}$        |
| Power Good Lower Threshold                           |                                          | FB falling                                                        |      | 90%  |      | $V_{REF}$        |
|                                                      | PGDUTH                                   | FB rising                                                         |      | 108% |      | V <sub>REF</sub> |
| Power Good Upper Threshold                           |                                          | FB falling                                                        |      | 106% |      | $V_{REF}$        |
| Power Good Sink Current                              | I <sub>PG</sub>                          | V <sub>PG</sub> =0.4V                                             | 1    |      |      | mA               |
| EN shut down threshold voltage                       | $V_{\text{EN}_{\text{TH}}}$              | V <sub>EN</sub> rising, FB=0.6V                                   |      | 1.22 |      | V                |
| EN shut down hysteresis                              | V <sub>EN_HYST</sub>                     |                                                                   |      | 100  |      | mV               |
| Thermal Shutdown <sup>5)</sup>                       | T <sub>TSD</sub>                         |                                                                   |      | 170  |      | °C               |
| Thermal Shutdown hysteresis <sup>5)</sup>            | T <sub>TSD_HYST</sub>                    |                                                                   |      | 20   |      | °C               |

#### Note:

5) Guaranteed by design.

### **PIN DESCRIPTION**

| Pin<br>DFN4X4-10 | Name    | Description                                                                                  |
|------------------|---------|----------------------------------------------------------------------------------------------|
| 1                | BST     | Bootstrap pin for top switch.                                                                |
|                  |         | Input voltage pin. VIN supplies power to the IC. Connect a 4.7V to 65V supply to             |
| 2                | VIN     | VIN and bypass VIN to GND with a suitably large capacitor to eliminate noise on              |
|                  |         | the input to the IC.                                                                         |
| 3                | EN      | Drive EN pin high or floating to turn on the regulator and low to turn off the               |
|                  |         | regulator.                                                                                   |
| 4                | SS      | Soft-start control pin. Leave floating for internal soft-start slew rate. Connect to a       |
|                  |         | capacitor to extend soft start time.                                                         |
| 5                | RT      | Switching frequency program. Connect an external resistor from RT pin to                     |
|                  |         | ground to set the switching frequency.                                                       |
| 6                | FB      | Output feedback pin. FB senses the output voltage and is regulated by the                    |
|                  |         | control loop to 800mV. Connect a resistive divider at FB.                                    |
| 7                | COMP    | Error amplifier output and input to the output switch current (PWM) comparator.              |
| ,                |         | Connect frequency compensation components to this pin.                                       |
| 8                | GND     | Ground.                                                                                      |
| 9                | sw      | SW is the switching node that supplies power to the output. Connect the output               |
|                  |         | LC filter from SW to the output load.                                                        |
| 10               | PG      | Open drain output for power-good flag. Use a $10k\Omega$ to $100k\Omega$ pull-up resistor to |
| 10               |         | logic rail or other DC voltage no higher than 5V.                                            |
|                  | Thermal | GND pin must be electrically connected to the exposed pad on the printed circuit             |
|                  | Pad     | board for proper operation.                                                                  |

### **BLOCK DIAGRAM**



### FUNCTIONAL DESCRIPTION

The JWH5125 is an asynchronous, current-mode, step-down regulator. It regulates input voltages from 4.7V to 65V down to an output voltage as low as 0.8V, and is capable of supplying up to 5A of load current.

#### **Power Switch**

N-Channel MOSFET switch is integrated on the JWH5125 to down convert the input voltage to the regulated output voltage. Since the top MOSFET needs a gate voltage greater than the input voltage, a boost capacitor connected between BST and SW pins is required to drive the gate of the top switch. The boost capacitor is charged by the internal 4.3V rail when SW is low.

#### **Current-Mode Control**

The JWH5125 utilizes fixed frequency, peak current-mode control to regulate the output voltage. The output voltage is measured at the FB pin through a resistive voltage divider and the error is amplified by the internal transconductance error amplifier. The voltage feedback loop is compensated by an external RC network connected between the COMP pin and GND pin.

An internal oscillator initiates the turn on of the high side power switch, and the error amplifier output at the COMP pin controls the high side power switch current that when the high side MOSFET switch current reaches the threshold level set by the COMP voltage, the power switch is turned off.

The COMP pin voltage will increase and decrease as the output current increases and decreases. The device implements current limiting by clamping the COMP pin voltage to a maximum level. The PFM mode is implemented with a minimum voltage clamp on the COMP pin.

#### **PFM Mode**

The JWH5125 operates in PFM mode at light load to improve efficiency by reducing switching and gate drive losses.

During PFM mode operation, the JWH5125 senses and controls peak switch current, not the average load current. Therefore the load current at which the device enters PFM mode is dependent on the output inductor value.

#### Slope Compensation Output Current

The JWH5125 adds a compensating ramp to the COMP voltage to prevent sub-harmonic oscillations at duty cycles greater than 50%. The peak current limit of the high side switch will constant with duty cycle increases.

#### Shut-Down Mode

The JWH5125 shuts down when voltage at EN pin is below 0.3V. The entire regulator is off and the supply current consumed by the JWH5125 drops below 4uA.

#### Enable and Adjustable UVLO Protection

The JWH5125 is enabled when the VIN pin voltage rises above 4.4V and the EN pin voltage exceeds the enable threshold of 1.22V. The JWH5125 is disabled when the VIN pin voltage falls below 4.2V or when the EN pin voltage is below 1.12V. The EN pin has an internal pull-up resistor that enables operation of the JWH5125 when the EN pin floats.

If an application requires a higher VIN under-voltage lockout (UVLO) threshold, use a resistive divider connected between VIN and ground with the central tap connected to EN to adjust the input voltage UVLO. (Shown in Figure 1). So that when VIN rises to the pre-set value, EN rises above 1.22V to enable the device and when Vin drops below the pre-set value, EN drops below 1.12V to trigger input under voltage lockout protection.



Fig. 1 Adjustable UVLO

The input voltage UVLO threshold ( $V_{UVLO}$ ) and hysteresis ( $V_{UVLO_HYS}$ ) can be calculated by the following equation.

$$\begin{split} \textbf{V}_{UVLO} &:= \frac{\textbf{R}_{UVLO\_upper} + \textbf{R}_{UVLO\_lower}}{\textbf{R}_{UVLO\_lower}} \cdot \textbf{V}_{EN\_TH} \\ \textbf{V}_{UVLO\_HYS} &:= \frac{\textbf{R}_{UVLO\_upper} + \textbf{R}_{UVLO\_lower}}{\textbf{R}_{UVLO\_lower}} \cdot \textbf{V}_{EN\_HYS} \end{split}$$

where

 $V_{EN_TH}$  is enable shutdown threshold (1.22V typ.);

 $V_{EN_{HYS}}$  is enable shutdown hysteresis (100mV typ.);

#### **External Soft-start**

Soft-start is designed in JWH5125 to prevent the converter output voltage from overshooting during startup and short-circuit recovery. An internal current source ( $I_{SS}$ ) of 1.8uA is designed to charge the external soft-start capacitor ( $C_{SS}$ ) and generates a soft-start (SS) voltage ramping up from 0V to 3V. When it is less than internal reference voltage ( $V_{REF}$ , typ. 0.8V), SS voltage overrides  $V_{REF}$  and the error amplifier uses SS voltage as the reference. When SS exceeds The soft start time (10% to 90%)  $T_{SS}$  can be calculated by the following equation.

 $\mathrm{T}_{\mathrm{SS}}\left(\mathrm{ms}\right) := \frac{\mathrm{C}_{\mathrm{SS}}\left(\mathrm{nF}\right) \cdot \mathrm{V}_{\mathrm{REF}}\left(\mathrm{V}\right) \cdot \mathrm{0.8}}{\mathrm{I}_{\mathrm{SS}}\left(\mathrm{\mu A}\right)}$ 

### **Switching Frequency**

The switching frequency of JWH5124 can be programmed by the resistor  $R_T$  from the RT pin and GND pin over a wide range from 100 kHz to 2000 kHz. The RT pin voltage is typically 1.2V and must have a resistor to ground to set the switching frequency. The  $R_T$  resistance can be calculated by the following equation for a given switching frequency  $f_{SW}$ .

$$R_T(K\Omega) = \frac{92417}{f_{sw}(KHz)} - 23$$

$$f_{sw}(\text{KHz}) = \frac{92417}{(R_T + 23)(\text{K}\Omega)}$$

To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the conversion efficiency, maximum input voltage and minimum controllable on time should be considered. The minimum controllable on time is typically 100 ns which limit the maximum operating frequency in applications with high input to output step down ratios.

#### **Maximum Switching Frequency**

To protect the converter in overload conditions at higher switching frequencies and input voltages, the JWH5125 implements a frequency fold-back. The oscillator frequency is divided by 4 as the FB voltage drops from 0.8V to below 0.35V. When the FB voltage rise above 0.4V, the frequency exist fold-back state. The oscillator frequency is divided by 8 as the FB voltage drops to 0.18V. When the FB voltage

### JWH5125

rise above 0.2V, the frequency exist fold-back state.

When the output voltage is forced low by the shorted load, the inductor current decreases slowly during the switch off time. The frequency fold-back effectively increases the off time by increasing the period of the switching cycle providing more time for the inductor current to ramp down.

The frequency fold-back effectively increases the off time by increasing the period of the switching cycle providing more time for the inductor current to ramp down. With a maximum frequency fold-back ratio of 8, there is a maximum frequency at which the inductor current can be controlled by frequency fold-back protection.

The following equation calculates the maximum switching frequency at which the inductor current will remain under control when  $V_{OUT}$  is forced to  $V_{OUT_SC}$ . The selected operating frequency should not exceed the calculated value.

$$f_{SW\_SC} = \frac{f_{DIV}}{t_{ON}} \cdot \left( \frac{I_{LIM} \cdot R_{dc} + V_{OUT\_SC} + V_{d}}{V_{IN} - I_{LIM} \cdot R_{DSON} + V_{d}} \right)$$

The following equation calculates the maximum switching frequency limitation set by the minimum controllable on time and the input to output step down ratio. Setting the switching frequency above this value will cause the regulator to skip switching pulses to achieve the low duty cycle required to regulate the output at maximum input voltage.

$$f_{SW_maxskip} = \frac{1}{t_{ON}} \cdot \left[ \frac{I_O \cdot (R_{dc} + V_{OUT}) + V_d}{V_{IN} - I_O \cdot R_{DSON} + V_d} \right]$$

where  $I_O$  means output current,  $I_{LIM}$  means current limit  $R_{dc}$  means inductor resistance  $V_{IN}$  means maximum input voltage  $V_{OUT}$  means output voltage  $V_{OUT\_SC}$  means output voltage during short  $V_d$  means diode voltage drop  $R_{DSON}$  means switch on resistance  $t_{ON}$  means controllable on time  $f_{DIV}$  means frequency divide equals (1,4,8)

#### **Power Good**

The JWH5125 has power-good (PG) output. The PG pin is the open drain of a MOSFET. Connect to a voltage source (such as  $V_{OUT}$ ) through a resistor. When the output voltage becomes within +6% and -7% of the target value, internal comparators detect power good state and the power good signal becomes high. If the feedback voltage goes under -10% or higher +8% of the target value, the power good signal becomes low.

#### **RT Short Protection**

If the RT pin is detected to be short to ground, JWH5125 is not allowed to switch to prevent abnormal operation state. The regulator can be reactivated again when the short condition at the RT pin is removed.

#### **Overvoltage Protection**

Output overvoltage protection (OVP) is designed in JWH5125 to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance and the power supply output voltage increase faster than the response of the error amplifier output resulting in an output overshoot.

The OVP feature minimizes output overshoot when using a low value output capacitor by comparing the FB pin voltage to the rising OVP threshold which is nominally 108% of the internal voltage reference. If the FB pin voltage is greater than the rising OVP threshold, the

JWH5125 Rev.0.11 2020/05/13 JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development.

high side MOSFET is immediately disabled to minimize output overshoot. When the FB voltage drops below the falling OVP threshold which is nominally 106% of the internal voltage reference, the high side MOSFET resumes normal operation.

#### **Thermal Protection**

When the temperature of the JWH5125 rises above 170°C, it is forced into thermal shut-down.

Only when core temperature drops below 150°C can the regulator becomes active again.

### PACKAGE OUTLINE



### **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2020 JWH5125 Incorporated.

All rights are reserved by Joulwatt Technology Inc.

JWH5125 Rev.0.11 2020/05/13 JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. Joulwatt reserves the right to change this product without notice.