

# JWM9103A

6V/3A

Sync. Step-Down Converter

Preliminary Specifications Subject to Change without Notice

### DESCRIPTION

The JW<sup>®</sup>M9103A is a step-down converter module with built-in power MOSFETs and inductor. The JWM9103A is based on COT architecture for fast transient response. Operating with an input range of 2.9V~6V, JWM9103A delivers 3A of continuous output current with integrated P-Channel and N-Channel MOSFETs. The internal synchronous power switches provide high efficiency without the use of an external Schottky diode. At light loads, the regulator operates in continual conduction mode to maintain low output ripple.

JWM9103A guarantees robustness with output short protection, thermal protection, current run-away protection, and input under voltage lockout.

JWM9103A is available in QFN2.5x3.5x1.6-17 package, which provides a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

### FEATURES

- 2.9V to 6V operating input range
- Up to 3A output current
- Ultra low EMI: pass CISPR22 Class B and CISPR25 Class 5
- 0.6V to V<sub>IN</sub> adjustable output voltage
- 2MHz switching frequency
- 100% duty cycle for lowest dropout
- Power good indicator
- Output discharge
- Input under voltage lockout
- Output short circuit protection
- Thermal protection
- Available in QFN2.5x3.5x1.6-17 package

### APPLICATIONS

- Battery-powered Application
- POL Supply from Li-Ion Battery
- Processor Supplies
- Hard Disk Drives
- Optical Modules
- Medical Instruments
- Portable Devices

# **TYPICAL APPLICATION**

#### 3A Step-down Regulator



### **ORDER INFORMATION**

|        | DEVICE <sup>1)</sup>                                                                        | PACKAGE                                                                              | TOP MARKING <sup>2)</sup>       | ENVIRONMENTAL <sup>3)</sup> |
|--------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------|-----------------------------|
| JWM9   | 103AQFNAR#TR                                                                                | QFN2.5x3.5x1.6-17                                                                    | JWRV 🗆                          | Green                       |
| Notes: | Tape and Reel<br>Tape and Reel<br>Package Code<br>Part No.<br>Product code<br>Joulwatt LOGO | (If TR is not shown, it means Tube) YW DDD Line2: YW DDD Line2: YW DDD YW DDD YW PDD | t number<br>eek code<br>ar code |                             |

3) All Joulwatt products are packaged with Pb-free and Halogen-free materials and compliant to RoHS standards.

# **PIN CONFIGURATION**



# ABSOLUTE MAXIMUM RATING<sup>1)</sup>

| VIN, EN, FB, VOS, PG Pins          | -0.3V to 7V     |
|------------------------------------|-----------------|
| SW Pin                             |                 |
| Junction Temperature <sup>2)</sup> |                 |
| Lead Temperature                   |                 |
| Storage Temperature                | -65°C to +150°C |

# **ESD RATINGS**

| Human body model (HBM), per ANSI/ESDA/JEDEC JS-001                 | ±2000V |
|--------------------------------------------------------------------|--------|
| Charged device model (CDM), per JEDEC specification JESD22- V C101 | ±500V  |

# **RECOMMENDED OPERATING CONDITIONS<sup>3)</sup>**

| THERMAL PERFORMANCE <sup>4)</sup> | $	heta_{\scriptscriptstyle J\!A}$ | $	heta_{Jc}$            |
|-----------------------------------|-----------------------------------|-------------------------|
| Operating Junction Temperature    | 40°C                              | C to 125⁰C              |
| Output Voltage V <sub>OUT</sub>   |                                   | 0.6V to V <sub>IN</sub> |
| Input Voltage V <sub>IN</sub>     | 2                                 | 2.9V to 6V              |

| QFN2.5x3.5x1.6-17 | 50 | 12°C/W |
|-------------------|----|--------|

#### Note:

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JWM9103A includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB

# **ELECTRICAL CHARACTERISTICS**

| VIN=3.6V, $T_j$ =-40 °C-125 °C, Unless otherwise stated. |                       |                                                                          |      |      |      |                  |  |
|----------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|------|------|------|------------------|--|
| Item                                                     | Symbol                | Conditions                                                               | Min. | Тур. | Max. | Unit             |  |
| VIN Under Voltage Lock-out Threshold                     | V <sub>IN_MIN</sub>   | V <sub>IN</sub> rising                                                   | 2.7  | 2.8  | 2.9  | V                |  |
| V <sub>IN</sub> Under voltage Lockout Hysteresis         | VIN_MIN_HYST          |                                                                          |      | 300  |      | mV               |  |
| Shutdown Supply Current                                  | ISD                   | V <sub>EN</sub> =0V                                                      |      | 0.1  | 2    | μA               |  |
| Supply Current                                           | la                    | V <sub>EN</sub> =2V, V <sub>FB</sub> =1.2V                               |      | 850  |      | μA               |  |
| Feedback Voltage                                         | Vfb                   | 2.9V <v<sub>IN&lt;6V</v<sub>                                             | 591  | 600  | 609  | mV               |  |
| Dropout Resistance <sup>5)</sup>                         | R <sub>DR</sub>       | 100% on duty                                                             |      | 56   |      | mΩ               |  |
| Inductor L Value <sup>5)</sup>                           | L                     |                                                                          |      | 0.47 |      | μH               |  |
| Top Switch Leakage Current                               | ILEAK_TOP             | V <sub>IN</sub> =6V, V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =0V, Tj=25℃ |      |      | 1    | μA               |  |
| Bottom Switch Leakage Current                            | ILEAK_BOT             | Vin=6V, Ven=0V,<br>Vsw=6V, Tj=25℃                                        |      |      | 1    | μA               |  |
| Top Switch Current Limit                                 | ILIM_TOP              |                                                                          |      | 4.9  | 5.8  | А                |  |
| Bottom Switch Current Limit                              | ILIM_BOT              |                                                                          | 2.8  | 3.6  |      | Α                |  |
| EN High-level Input Threshold Voltage                    | V <sub>EN_H</sub>     |                                                                          | 1.2  |      |      | V                |  |
| EN Low-level Input Threshold Voltage                     | V <sub>EN_L</sub>     |                                                                          |      |      | 0.4  | V                |  |
| Pull-down Resistance at EN Pin                           | R <sub>PD</sub>       | EN=Low                                                                   |      | 400  |      | kΩ               |  |
|                                                          | Vpg_th                | Rising                                                                   | 89%  | 93%  | 97%  | Vout             |  |
| Power Good Threshold voltage                             |                       | Falling                                                                  | 81%  | 85%  | 89%  | V <sub>OUT</sub> |  |
| Power Good Output Low                                    | Vpg_ol                | I <sub>PG</sub> =-1mA                                                    |      |      | 0.4  | V                |  |
| Soft-Start Time                                          | tss                   | Time from EN high to 95% Vout nominal                                    |      | 1    |      | ms               |  |
| Output Discharge Resistor                                | RDIS                  |                                                                          |      | 200  |      | Ω                |  |
| Thermal Shutdown <sup>5)</sup>                           | T <sub>TSD</sub>      |                                                                          |      | 160  |      | °C               |  |
| Thermal Shutdown Hysteresis <sup>5)</sup>                | T <sub>TSD_HYST</sub> |                                                                          |      | 30   |      | °C               |  |
| PWM Switching Frequency                                  | Fsw                   | Iout = 1A                                                                |      | 2    |      | MHz              |  |

#### Note:

5) Guaranteed by design.

### PIN DESCRIPTION

| Pin        | Name | Description                                                                                                      |  |
|------------|------|------------------------------------------------------------------------------------------------------------------|--|
| 1          | AGND | Analog ground for the internal control circuit.                                                                  |  |
| 2          | FB   | Output feedback pin. FB senses the output voltage and is regulated by the control loop to                        |  |
| Z          | ГD   | 0.6 V. Connect a resistive divider at FB.                                                                        |  |
| 3          | VOS  | Output voltage sense pin and connection for the control loop circuitry.                                          |  |
| 4 EN       |      | Drive EN pin high to turn on the regulator and low to turn off the regulator. This pin has a                     |  |
|            |      | pull-down resistor of typically 400k $\Omega$ .                                                                  |  |
| 5 - 7 15   | SW   | SW is the switching node that supplies power to the output. Connect the output LC filter from                    |  |
| 3-7, 13 OW |      | SW to the output load.                                                                                           |  |
| 8 - 10     | OUT  | Power output.                                                                                                    |  |
| 11         | NC   | No connection.                                                                                                   |  |
| 12         | PG   | Output power good indicator (High= $V_{OUT}$ ready, Low= $V_{OUT}$ below nominal regulation); open               |  |
| 12         | 10   | drain (requires pull-up resistor).                                                                               |  |
| 13 14      | VIN  | Supply voltage for power stage. Connect a 2.9V to 6V supply to $V_{\text{IN}}$ and bypass $V_{\text{IN}}$ to GND |  |
| 10, 14     | VIIN | with a suitably large capacitor to eliminate noise on the input to the IC.                                       |  |
| 16         | PGND | Power ground.                                                                                                    |  |
| 17         | SW   | Do not connect. Leave this pin floating.                                                                         |  |

### **BLOCK DIAGRAM**



# **TYPICAL PERFORMANCE CHARACTERISTICS**

#### $V_{IN}$ =5V, $V_{OUT}$ = 1.8V, $C_{OUT}$ = 22µF, TA = +25°C, unless otherwise noted





# V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.8V I<sub>OUT</sub>=3A (Eload)

Shutdown through Enable



#### Heavy Load Operation

3A LOAD



#### Medium Load Operation 0.3A LOAD



Light Load Operation 0A LOAD



#### **Short Circuit Protection**

V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.8V I<sub>OUT</sub>=3A - Short



#### Short Circuit Recovery

 $V_{IN}$ =5V,  $V_{OUT}$ =1.8V I<sub>OUT</sub>=Short-3A



#### Load Transient

 $\begin{array}{l} C_{\text{ff}} = NC \\ 0.3A \text{ LOAD} \rightarrow 3A \text{ LOAD} \rightarrow 0.3A \text{ LOAD} \end{array}$ 



# **TYPICAL PERFORMANCE CHARACTERISTICS**





Figure 3. Supply Current vs Junction Temperature



Figure 5. FB Voltage Regulaion vs Junction Temperature







Figure 4. Shutdown Current vs Junction Temperature

# **TYPICAL PERFORMANCE CHARACTERISTICS**





EMI test in CISPR22, Conducted Emission with filter



EMI test in CISPR25, Conducted Emission with filter







EMI test in CISPR22, Radiated Emission





(150k~30M)



EMI test in CISPR25, Radiated Emission (30M~1G, Vertical)

### FUNCTIONAL DESCRIPTION

The JWM9103A is a constant on-time control, synchronous, step-down regulator. It regulates input voltages from 2.9V~6V down to an output voltage as low as 0.6V, and is capable of supplying up to 3A of load current.

#### **Constant On-time Control**

The JWM9103A utilizes constant on-time control to regulate the output voltage. The output voltage is measured at the FB pin through a resistive voltage divider and the error is amplified by the internal transconductance error amplifier.

Output of the internal error amplifier is compared with an internal ramp which reflects output voltage ripple to control the on time of the low-side MOSFET.

### **FCCM** Operation

Continuous conduction mode (CCM) occurs when the output current is high, and the inductor current is always above zero amps. The JWM9103A is configured to operate in forced CCM (FCCM) operation when the output current is low. In FCCM operation, the switching frequency is fairly constant; hence the output ripple keeps almost the same throughout the whole load range.

### Soft-Start and Pre-bias Soft Start

Soft-start is designed in the JWM9103A to prevent the converter output voltage from overshooting during startup and short-circuit recovery. An internal current source is designed to charge the internal soft-start capacitor and generates a soft-start (SS) voltage. When it is less than internal reference voltage ( $V_{REF}$ , typ. 0.6V), SS voltage overrides  $V_{REF}$  and the error amplifier uses SS voltage as the reference. When SS exceeds  $V_{REF}$ ,  $V_{REF}$  regains control. The typical soft start time (from EN high to 95%  $V_{OUT}$  nominal) T<sub>SS</sub> is about 1ms.

If the output capacitor is pre-biased at startup, the device initiates switching and starts ramping up only after the internal reference voltage exceeds the sensed output voltage at FB. This scheme ensures that the converters ramp up smoothly into regulation point.

#### **Shut-Down Mode**

The JWM9103A operates in shut-down mode when voltage at EN pin is driven below 0.4V. In shut-down mode, the entire regulator is off and the supply current consumed by the JWM9103A drops below 1uA.

### **Output Voltage Discharge**

The JWM9103A enables the output voltage discharge mode. This causes both the high side MOSFET and the low side MOSFET to latch off. A discharge FET connected between SW and GND is turned on to discharges the output VOUT when the Vin pin voltage below the UVLO or the EN pin voltage is below the turn-on threshold. The typical switch on resistance of this FET is about  $200\Omega$ .

#### **Power Switches**

P-channel and N-channel MOSFET switches are integrated on the JWM9103A to down convert the input voltage to the regulated output voltage.

### 100% Duty Cycle Low Dropout Operation

The devices offer low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. This is particularly useful in

# JWM9103A

battery powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain output regulation, depending on the load current and output voltage can be calculated as:

 $V_{\text{IN}\_\text{MIN}} = V_{\text{OUT}} + I_{\text{OUT}\_\text{MAX}} \times R_{\text{DR}}$ 

#### Where

 $V_{\text{IN}_{\text{MIN}}}$  is the minimum input voltage to maintain an output voltage;

I<sub>OUT\_MAX</sub> is the maximum output current;

 $R_{DR}$  is the high-side MOSFET on-resistance and the inductor conductive resistance in series.

### Current Limit and SCP

JWM9103A have protection against heavy load and short circuit events which switch current limits are designed in JWM9103A. Excessive current might occur with a shorted or saturated inductor or a heavy load or shorted output circuit condition. If the inductor current reaches the threshold  $I_{LIM_TOP}$ , the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. Only when output current drops below the valley current limit  $I_{LIM_BOT}$  can the top power switch be turned on again. When this switch current limit is triggered 32 times, the devices stop switching and enable the output discharge. The devices then automatically start anew start-up after a typical delay time of 66µs has passed. The devices repeat this mode until the high load condition is removed.

### Power Good

JWM9103A has a built-in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for startup sequencing for multiple rails. The PG pin is an open drain output. It can sink 1mA of current and maintain its specified logic low level. JWM9103A features PG=Low when the device is turned-off due to EN or thermal shutdown. When the device is in UVLO, the PG pin is in high resistance state.

### **Thermal Protection**

When the core temperature of the JWM9103A rises above 160°C, it is forced into thermal shut-down. Only when core temperature drops below 130°C, the regulator becomes active again.

### **APPLICATION INFORMATION**

#### **Output Voltage Set**

The output voltage is determined by the resistor divider connected at the FB pin, and the voltage ratio is:

$$V_{FB} = V_{OUT} \cdot \frac{R_L}{R_L + R_H}$$

where  $V_{\text{FB}}$  is the feedback voltage and  $V_{\text{OUT}}$  is the output voltage.

Choose  $R_{L}$  around  $10k\Omega$ , and then  $R_{H}$  can be calculated by:

$$\mathbf{R}_{\rm H} = \mathbf{R}_{\rm L} \cdot \left(\frac{\mathbf{V}_{\rm OUT}}{0.6} - 1\right)$$

The following table lists the recommended values.

| <b>V</b> оит <b>(V)</b> | R∟(kΩ) | R <sub>H</sub> (kΩ) |
|-------------------------|--------|---------------------|
| 1                       | 30     | 20                  |
| 1.2                     | 20     | 20                  |
| 1.8                     | 10     | 20                  |
| 3.3                     | 11     | 49.9                |



### **Input Capacitor**

The input capacitor is used to supply the AC input current to the step-down converter and maintaining the DC input voltage. Estimate the RMS current in the input capacitor with:

$$\mathbf{I}_{\text{CIN}} = \mathbf{I}_{\text{LOAD}} \cdot \sqrt{\frac{\mathbf{V}_{\text{OUT}}}{\mathbf{V}_{\text{IN}}}} \cdot \left(1 - \frac{\mathbf{V}_{\text{OUT}}}{\mathbf{V}_{\text{IN}}}\right)$$

where  $I_{LOAD}$  is the load current,  $V_{OUT}$  is the output voltage,  $V_{IN}$  is the input voltage.

The input capacitor can be calculated by the following equation when the input ripple voltage is determined.

$$\mathbf{C}_{\mathrm{IN}} = \frac{\mathbf{I}_{\mathrm{LOAD}}}{\mathbf{f}_{\mathrm{S}} \cdot \Delta \mathbf{V}_{\mathrm{IN}}} \cdot \frac{\mathbf{V}_{\mathrm{OUT}}}{\mathbf{V}_{\mathrm{IN}}} \cdot \left(1 - \frac{\mathbf{V}_{\mathrm{OUT}}}{\mathbf{V}_{\mathrm{IN}}}\right)$$

where  $C_{IN}$  is the input capacitance value, fs is the switching frequency,  $\Delta V_{IN}$  is the input ripple voltage.

The input capacitor can be electrolytic, tantalum or ceramic. To minimizing the potential noise, a small X5R or X7R ceramic capacitor, i.e.  $0.1\mu$ F, should be placed as close to the IC as possible when using electrolytic capacitors.

A 10uF/0805/10V ceramic capacitor is recommended in typical application.

### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage, and the capacitance value determines the output ripple voltage. The output voltage ripple can be calculated by:

$$\Delta \mathbf{V}_{\text{OUT}} = \frac{\mathbf{V}_{\text{OUT}}}{\mathbf{f}_{\text{S}} \cdot \mathbf{L}} \cdot \left(1 - \frac{\mathbf{V}_{\text{OUT}}}{\mathbf{V}_{\text{IN}}}\right) \cdot \left(\mathbf{R}_{\text{ESR}} + \frac{1}{8 \cdot \text{fs} \cdot \mathbf{C}_{\text{OUT}}}\right)$$

where  $C_{OUT}$  is the output capacitance value and  $R_{ESR}$  is the equivalent series resistance value of the output capacitor.

The output capacitor can be low ESR electrolytic, tantalum or ceramic, which lower ESR capacitors get lower output ripple voltage.

The output capacitors also affect the system stability and transient response, and  $44\mu$ F ceramic capacitors are recommended in typical application.

### **PCB Layout Note**

For minimum noise problem and best operating performance, the PCB is preferred to following the guidelines as reference.

- Place the input decoupling capacitor as close to JWM9103A (VIN pin and PGND) as possible to eliminate noise at the input pin. The loop area formed by input capacitor and GND must be minimized.
- Put the feedback trace as short as possible, and far away from the inductor and noisy power traces like SW node.
- 3. The ground plane on the PCB should be as large as possible for better heat dissipation.
- 4. Keep the switching node SW short to prevent excessive capacitive coupling.

- 5. Make VIN, VOUT and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- The traces should not be routed under PIN 17 to eliminate the noise.



# External Components Suggestion:

| <b>V</b> оит <b>(V)</b> | R∟ (kΩ) | R <sub>H</sub> (kΩ) | C <sub>ff</sub> (pF) | <b>C</b> ουτ (μ <b>F</b> ) |
|-------------------------|---------|---------------------|----------------------|----------------------------|
| 1                       | 30      | 20                  | NC                   | 44~66                      |
| 1.2                     | 20      | 20                  | NC                   | 22~44                      |
| 1.8                     | 10      | 20                  | NC                   | 22~44                      |
| 3.3                     | 11      | 49.9                | NC                   | 22~44                      |



### **REFERENCE DESIGN**

#### **Reference 1:**

V<sub>IN</sub>: 2.9V~6V

Vout: 1.8V

I<sub>OUT</sub>: 0~3A



### **Reference 2 (EMI Test Circuits):**

V<sub>IN</sub>: 2.9V~6V

Vout: 1.8V

I<sub>OUT</sub>: 0~3A



# PACKAGE OUTLINE



### **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2022 JWM9103A Incorporated.

All rights are reserved by Joulwatt Technology Inc.